Autostart PD-2.7 Guide de l'utilisateur Page 32

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 170
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 31
32 www.xilinx.com Spartan-6 FPGA Configuration User Guide
UG380 (v2.7) October 29, 2014
Chapter 2: Configuration Interface Basics
Platform Flash PROM SelectMAP Configuration
The simplest way to configure a single device in SelectMAP mode is to connect it directly
to a configuration PROM, as shown in Figure 2-6. In this arrangement, the device is set for
Master SelectMAP mode, and the RDWR_B and CSI_B pins are tied to ground for
continuous data loading (see SelectMAP Data Loading, page 35).
Notes relevant to Figure 2-6:
1. See Table 5-2, page 72 for internal pin terminations and pins affected by HSWAPEN.
X-Ref Target - Figure 2-6
Figure 2-6: Single-Device Master SelectMAP Configuration
Platform Flash
XCFxxP
UG380_c2_06_011513
VCCINT
D[7:0] D[7:0]
VCCAUX
VCCINT
GND
DOUT/BUSY
CSO_B
CCLK
HSWAPEN
VCCO_0
VCCO_1
INIT_B
FCS_B
FWE_B
FOE_B
LDC
A24
A25
REV_SEL0
REV_SEL1
A[23:0]
CLK
TMS
TCK
TDI
CE
OE/RESET
VCCO
VCCO_2
M1
M0
TMS
TDO
TCK
TDI
VCCAUX
PROGRAM_B
DONE
GND
VCCJ
CLKOUT
TDO
PROGRAM_B
VREF
TMS
TCK
TDO
TDI
N.C.
N.C.
1
14
(JTAG Interface)
Xilinx Cable Header
Spartan-6
FPGA
CEO
EN_EXT_SEL
VCCO_0
VCCO_1
VCCO_2
VCCO_2
330Ω
VCCO_2
4.7 kΩ
VCCO_2
4.7 kΩ
VCCAUX
VFS
VBATT
VCCO_2
VCCAUX
BUSY
Refer to the Notes following this figure for related information.
VFS
VBATT
SUSPEND
RDWR_B
CSI_B
VCCO_2
4.7 kΩ
CF
Vue de la page 31
1 2 ... 27 28 29 30 31 32 33 34 35 36 37 ... 169 170

Commentaires sur ces manuels

Pas de commentaire